2007-11-19 15:45:53 +01:00
|
|
|
/*
|
|
|
|
* pata_ninja32.c - Ninja32 PATA for new ATA layer
|
|
|
|
* (C) 2007 Red Hat Inc
|
|
|
|
*
|
|
|
|
* Note: The controller like many controllers has shared timings for
|
|
|
|
* PIO and DMA. We thus flip to the DMA timings in dma_start and flip back
|
|
|
|
* in the dma_stop function. Thus we actually don't need a set_dmamode
|
|
|
|
* method as the PIO method is always called and will set the right PIO
|
|
|
|
* timing parameters.
|
|
|
|
*
|
|
|
|
* The Ninja32 Cardbus is not a generic SFF controller. Instead it is
|
|
|
|
* laid out as follows off BAR 0. This is based upon Mark Lord's delkin
|
|
|
|
* driver and the extensive analysis done by the BSD developers, notably
|
|
|
|
* ITOH Yasufumi.
|
|
|
|
*
|
|
|
|
* Base + 0x00 IRQ Status
|
|
|
|
* Base + 0x01 IRQ control
|
|
|
|
* Base + 0x02 Chipset control
|
2008-02-08 16:25:10 +01:00
|
|
|
* Base + 0x03 Unknown
|
2007-11-19 15:45:53 +01:00
|
|
|
* Base + 0x04 VDMA and reset control + wait bits
|
|
|
|
* Base + 0x08 BMIMBA
|
|
|
|
* Base + 0x0C DMA Length
|
|
|
|
* Base + 0x10 Taskfile
|
|
|
|
* Base + 0x18 BMDMA Status ?
|
|
|
|
* Base + 0x1C
|
|
|
|
* Base + 0x1D Bus master control
|
|
|
|
* bit 0 = enable
|
|
|
|
* bit 1 = 0 write/1 read
|
|
|
|
* bit 2 = 1 sgtable
|
|
|
|
* bit 3 = go
|
|
|
|
* bit 4-6 wait bits
|
|
|
|
* bit 7 = done
|
|
|
|
* Base + 0x1E AltStatus
|
|
|
|
* Base + 0x1F timing register
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/blkdev.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <scsi/scsi_host.h>
|
|
|
|
#include <linux/libata.h>
|
|
|
|
|
|
|
|
#define DRV_NAME "pata_ninja32"
|
2008-10-17 20:08:31 +02:00
|
|
|
#define DRV_VERSION "0.1.1"
|
2007-11-19 15:45:53 +01:00
|
|
|
|
|
|
|
|
|
|
|
/**
|
|
|
|
* ninja32_set_piomode - set initial PIO mode data
|
|
|
|
* @ap: ATA interface
|
|
|
|
* @adev: ATA device
|
|
|
|
*
|
|
|
|
* Called to do the PIO mode setup. Our timing registers are shared
|
|
|
|
* but we want to set the PIO timing by default.
|
|
|
|
*/
|
|
|
|
|
|
|
|
static void ninja32_set_piomode(struct ata_port *ap, struct ata_device *adev)
|
|
|
|
{
|
|
|
|
static u16 pio_timing[5] = {
|
|
|
|
0xd6, 0x85, 0x44, 0x33, 0x13
|
|
|
|
};
|
2007-11-24 03:12:14 +01:00
|
|
|
iowrite8(pio_timing[adev->pio_mode - XFER_PIO_0],
|
|
|
|
ap->ioaddr.bmdma_addr + 0x1f);
|
2007-11-19 15:45:53 +01:00
|
|
|
ap->private_data = adev;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
static void ninja32_dev_select(struct ata_port *ap, unsigned int device)
|
|
|
|
{
|
|
|
|
struct ata_device *adev = &ap->link.device[device];
|
|
|
|
if (ap->private_data != adev) {
|
|
|
|
iowrite8(0xd6, ap->ioaddr.bmdma_addr + 0x1f);
|
2008-04-07 15:47:16 +02:00
|
|
|
ata_sff_dev_select(ap, device);
|
2007-11-19 15:45:53 +01:00
|
|
|
ninja32_set_piomode(ap, adev);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct scsi_host_template ninja32_sht = {
|
2008-03-25 04:22:49 +01:00
|
|
|
ATA_BMDMA_SHT(DRV_NAME),
|
2007-11-19 15:45:53 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct ata_port_operations ninja32_port_ops = {
|
libata: implement and use ops inheritance
libata lets low level drivers build ata_port_operations table and
register it with libata core layer. This allows low level drivers
high level of flexibility but also burdens them with lots of
boilerplate entries.
This becomes worse for drivers which support related similar
controllers which differ slightly. They share most of the operations
except for a few. However, the driver still needs to list all
operations for each variant. This results in large number of
duplicate entries, which is not only inefficient but also error-prone
as it becomes very difficult to tell what the actual differences are.
This duplicate boilerplates all over the low level drivers also make
updating the core layer exteremely difficult and error-prone. When
compounded with multi-branched development model, it ends up
accumulating inconsistencies over time. Some of those inconsistencies
cause immediate problems and fixed. Others just remain there dormant
making maintenance increasingly difficult.
To rectify the problem, this patch implements ata_port_operations
inheritance. To allow LLDs to easily re-use their own ops tables
overriding only specific methods, this patch implements poor man's
class inheritance. An ops table has ->inherits field which can be set
to any ops table as long as it doesn't create a loop. When the host
is started, the inheritance chain is followed and any operation which
isn't specified is taken from the nearest ancestor which has it
specified. This operation is called finalization and done only once
per an ops table and the LLD doesn't have to do anything special about
it other than making the ops table non-const such that libata can
update it.
libata provides four base ops tables lower drivers can inherit from -
base, sata, pmp, sff and bmdma. To avoid overriding these ops
accidentaly, these ops are declared const and LLDs should always
inherit these instead of using them directly.
After finalization, all the ops table are identical before and after
the patch except for setting .irq_handler to ata_interrupt in drivers
which didn't use to. The .irq_handler doesn't have any actual effect
and the field will soon be removed by later patch.
* sata_sx4 is still using old style EH and currently doesn't take
advantage of ops inheritance.
Signed-off-by: Tejun Heo <htejun@gmail.com>
2008-03-25 04:22:49 +01:00
|
|
|
.inherits = &ata_bmdma_port_ops,
|
2008-04-07 15:47:16 +02:00
|
|
|
.sff_dev_select = ninja32_dev_select,
|
2007-11-19 15:45:53 +01:00
|
|
|
.cable_detect = ata_cable_40wire,
|
libata: implement and use ops inheritance
libata lets low level drivers build ata_port_operations table and
register it with libata core layer. This allows low level drivers
high level of flexibility but also burdens them with lots of
boilerplate entries.
This becomes worse for drivers which support related similar
controllers which differ slightly. They share most of the operations
except for a few. However, the driver still needs to list all
operations for each variant. This results in large number of
duplicate entries, which is not only inefficient but also error-prone
as it becomes very difficult to tell what the actual differences are.
This duplicate boilerplates all over the low level drivers also make
updating the core layer exteremely difficult and error-prone. When
compounded with multi-branched development model, it ends up
accumulating inconsistencies over time. Some of those inconsistencies
cause immediate problems and fixed. Others just remain there dormant
making maintenance increasingly difficult.
To rectify the problem, this patch implements ata_port_operations
inheritance. To allow LLDs to easily re-use their own ops tables
overriding only specific methods, this patch implements poor man's
class inheritance. An ops table has ->inherits field which can be set
to any ops table as long as it doesn't create a loop. When the host
is started, the inheritance chain is followed and any operation which
isn't specified is taken from the nearest ancestor which has it
specified. This operation is called finalization and done only once
per an ops table and the LLD doesn't have to do anything special about
it other than making the ops table non-const such that libata can
update it.
libata provides four base ops tables lower drivers can inherit from -
base, sata, pmp, sff and bmdma. To avoid overriding these ops
accidentaly, these ops are declared const and LLDs should always
inherit these instead of using them directly.
After finalization, all the ops table are identical before and after
the patch except for setting .irq_handler to ata_interrupt in drivers
which didn't use to. The .irq_handler doesn't have any actual effect
and the field will soon be removed by later patch.
* sata_sx4 is still using old style EH and currently doesn't take
advantage of ops inheritance.
Signed-off-by: Tejun Heo <htejun@gmail.com>
2008-03-25 04:22:49 +01:00
|
|
|
.set_piomode = ninja32_set_piomode,
|
2007-11-19 15:45:53 +01:00
|
|
|
};
|
|
|
|
|
2008-10-17 20:08:31 +02:00
|
|
|
static void ninja32_program(void __iomem *base)
|
|
|
|
{
|
|
|
|
iowrite8(0x05, base + 0x01); /* Enable interrupt lines */
|
|
|
|
iowrite8(0xBE, base + 0x02); /* Burst, ?? setup */
|
|
|
|
iowrite8(0x01, base + 0x03); /* Unknown */
|
|
|
|
iowrite8(0x20, base + 0x04); /* WAIT0 */
|
|
|
|
iowrite8(0x8f, base + 0x05); /* Unknown */
|
|
|
|
iowrite8(0xa4, base + 0x1c); /* Unknown */
|
|
|
|
iowrite8(0x83, base + 0x1d); /* BMDMA control: WAIT0 */
|
|
|
|
}
|
|
|
|
|
2007-11-19 15:45:53 +01:00
|
|
|
static int ninja32_init_one(struct pci_dev *dev, const struct pci_device_id *id)
|
|
|
|
{
|
|
|
|
struct ata_host *host;
|
|
|
|
struct ata_port *ap;
|
|
|
|
void __iomem *base;
|
|
|
|
int rc;
|
|
|
|
|
|
|
|
host = ata_host_alloc(&dev->dev, 1);
|
|
|
|
if (!host)
|
|
|
|
return -ENOMEM;
|
|
|
|
ap = host->ports[0];
|
|
|
|
|
|
|
|
/* Set up the PCI device */
|
|
|
|
rc = pcim_enable_device(dev);
|
|
|
|
if (rc)
|
|
|
|
return rc;
|
|
|
|
rc = pcim_iomap_regions(dev, 1 << 0, DRV_NAME);
|
|
|
|
if (rc == -EBUSY)
|
|
|
|
pcim_pin_device(dev);
|
|
|
|
if (rc)
|
|
|
|
return rc;
|
|
|
|
|
|
|
|
host->iomap = pcim_iomap_table(dev);
|
|
|
|
rc = pci_set_dma_mask(dev, ATA_DMA_MASK);
|
|
|
|
if (rc)
|
|
|
|
return rc;
|
|
|
|
rc = pci_set_consistent_dma_mask(dev, ATA_DMA_MASK);
|
|
|
|
if (rc)
|
|
|
|
return rc;
|
|
|
|
pci_set_master(dev);
|
|
|
|
|
|
|
|
/* Set up the register mappings */
|
|
|
|
base = host->iomap[0];
|
|
|
|
if (!base)
|
|
|
|
return -ENOMEM;
|
|
|
|
ap->ops = &ninja32_port_ops;
|
|
|
|
ap->pio_mask = 0x1F;
|
|
|
|
ap->flags |= ATA_FLAG_SLAVE_POSS;
|
|
|
|
|
|
|
|
ap->ioaddr.cmd_addr = base + 0x10;
|
|
|
|
ap->ioaddr.ctl_addr = base + 0x1E;
|
|
|
|
ap->ioaddr.altstatus_addr = base + 0x1E;
|
|
|
|
ap->ioaddr.bmdma_addr = base;
|
2008-04-07 15:47:16 +02:00
|
|
|
ata_sff_std_ports(&ap->ioaddr);
|
2007-11-19 15:45:53 +01:00
|
|
|
|
2008-10-17 20:08:31 +02:00
|
|
|
ninja32_program(base);
|
2007-11-19 15:45:53 +01:00
|
|
|
/* FIXME: Should we disable them at remove ? */
|
2008-04-07 15:47:16 +02:00
|
|
|
return ata_host_activate(host, dev->irq, ata_sff_interrupt,
|
2007-11-24 03:12:14 +01:00
|
|
|
IRQF_SHARED, &ninja32_sht);
|
2007-11-19 15:45:53 +01:00
|
|
|
}
|
|
|
|
|
2008-10-17 20:08:31 +02:00
|
|
|
#ifdef CONFIG_PM
|
|
|
|
|
|
|
|
static int ninja32_reinit_one(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
struct ata_host *host = dev_get_drvdata(&pdev->dev);
|
|
|
|
int rc;
|
|
|
|
|
|
|
|
rc = ata_pci_device_do_resume(pdev);
|
|
|
|
if (rc)
|
|
|
|
return rc;
|
|
|
|
ninja32_program(host->iomap[0]);
|
|
|
|
ata_host_resume(host);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2007-11-19 15:45:53 +01:00
|
|
|
static const struct pci_device_id ninja32[] = {
|
2007-11-24 03:12:14 +01:00
|
|
|
{ 0x1145, 0xf021, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
|
|
|
|
{ 0x1145, 0xf024, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
|
2007-11-19 15:45:53 +01:00
|
|
|
{ },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct pci_driver ninja32_pci_driver = {
|
|
|
|
.name = DRV_NAME,
|
|
|
|
.id_table = ninja32,
|
|
|
|
.probe = ninja32_init_one,
|
2008-10-17 20:08:31 +02:00
|
|
|
.remove = ata_pci_remove_one,
|
|
|
|
#ifdef CONFIG_PM
|
|
|
|
.suspend = ata_pci_device_suspend,
|
|
|
|
.resume = ninja32_reinit_one,
|
|
|
|
#endif
|
2007-11-19 15:45:53 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
static int __init ninja32_init(void)
|
|
|
|
{
|
|
|
|
return pci_register_driver(&ninja32_pci_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __exit ninja32_exit(void)
|
|
|
|
{
|
|
|
|
pci_unregister_driver(&ninja32_pci_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
MODULE_AUTHOR("Alan Cox");
|
|
|
|
MODULE_DESCRIPTION("low-level driver for Ninja32 ATA");
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
MODULE_DEVICE_TABLE(pci, ninja32);
|
|
|
|
MODULE_VERSION(DRV_VERSION);
|
|
|
|
|
|
|
|
module_init(ninja32_init);
|
|
|
|
module_exit(ninja32_exit);
|