The DRM core vblank handling mechanism requires drivers to forcefully turn vblank reporting off when disabling the CRTC, and to restore the vblank reporting status when enabling the CRTC. Implement this using the drm_crtc_vblank_on/off helpers. When disabling vblank we must first wait for page flips to complete, so implement page flip completion wait as well. Finally, drm_crtc_vblank_off() must be called at startup to synchronize the state of the vblank core code with the hardware, which is initially disabled. An interesting side effect is that the .disable_vblank() operation will now be called for the first time with the CRTC disabled and the DISPC runtime suspended. The dispc_runtime_get() call in .disable_vblank() is supposed to take care of that, but the operation is called with a spinlock held, which prevents it from sleeping. To fix that move DISPC runtime PM handling out of the vblank operations to the CRTC code, ensuring that the display controller will always be powered when enabling or disabling vblank interrupts. Signed-off-by: Laurent Pinchart <laurent.pinchart@ideasonboard.com> Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
823 lines
22 KiB
C
823 lines
22 KiB
C
/*
|
|
* drivers/gpu/drm/omapdrm/omap_crtc.c
|
|
*
|
|
* Copyright (C) 2011 Texas Instruments
|
|
* Author: Rob Clark <rob@ti.com>
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms of the GNU General Public License version 2 as published by
|
|
* the Free Software Foundation.
|
|
*
|
|
* This program is distributed in the hope that it will be useful, but WITHOUT
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
* more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License along with
|
|
* this program. If not, see <http://www.gnu.org/licenses/>.
|
|
*/
|
|
|
|
#include <linux/completion.h>
|
|
|
|
#include "omap_drv.h"
|
|
|
|
#include <drm/drm_mode.h>
|
|
#include <drm/drm_plane_helper.h>
|
|
#include "drm_crtc.h"
|
|
#include "drm_crtc_helper.h"
|
|
|
|
#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
|
|
|
|
enum omap_page_flip_state {
|
|
OMAP_PAGE_FLIP_IDLE,
|
|
OMAP_PAGE_FLIP_WAIT,
|
|
OMAP_PAGE_FLIP_QUEUED,
|
|
OMAP_PAGE_FLIP_CANCELLED,
|
|
};
|
|
|
|
struct omap_crtc {
|
|
struct drm_crtc base;
|
|
|
|
const char *name;
|
|
int pipe;
|
|
enum omap_channel channel;
|
|
struct omap_overlay_manager_info info;
|
|
struct drm_encoder *current_encoder;
|
|
|
|
/*
|
|
* Temporary: eventually this will go away, but it is needed
|
|
* for now to keep the output's happy. (They only need
|
|
* mgr->id.) Eventually this will be replaced w/ something
|
|
* more common-panel-framework-y
|
|
*/
|
|
struct omap_overlay_manager *mgr;
|
|
|
|
struct omap_video_timings timings;
|
|
bool enabled;
|
|
|
|
struct omap_drm_irq vblank_irq;
|
|
struct omap_drm_irq error_irq;
|
|
|
|
/* list of framebuffers to unpin */
|
|
struct list_head pending_unpins;
|
|
|
|
/*
|
|
* flip_state flag indicates the current page flap state: IDLE if no
|
|
* page queue has been submitted, WAIT when waiting for GEM async
|
|
* completion, QUEUED when the page flip has been queued to the hardware
|
|
* or CANCELLED when the CRTC is turned off before the flip gets queued
|
|
* to the hardware. The flip event, if any, is stored in flip_event. The
|
|
* flip_wait wait queue is used to wait for page flip completion.
|
|
*
|
|
* The flip_work work queue handles page flip requests without caring
|
|
* about what context the GEM async callback is called from. Possibly we
|
|
* should just make omap_gem always call the cb from the worker so we
|
|
* don't have to care about this.
|
|
*/
|
|
enum omap_page_flip_state flip_state;
|
|
struct drm_pending_vblank_event *flip_event;
|
|
wait_queue_head_t flip_wait;
|
|
struct work_struct flip_work;
|
|
|
|
struct completion completion;
|
|
|
|
bool ignore_digit_sync_lost;
|
|
};
|
|
|
|
struct omap_framebuffer_unpin {
|
|
struct list_head list;
|
|
struct drm_framebuffer *fb;
|
|
};
|
|
|
|
/* -----------------------------------------------------------------------------
|
|
* Helper Functions
|
|
*/
|
|
|
|
uint32_t pipe2vbl(struct drm_crtc *crtc)
|
|
{
|
|
struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
|
|
|
|
return dispc_mgr_get_vsync_irq(omap_crtc->channel);
|
|
}
|
|
|
|
const struct omap_video_timings *omap_crtc_timings(struct drm_crtc *crtc)
|
|
{
|
|
struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
|
|
return &omap_crtc->timings;
|
|
}
|
|
|
|
enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
|
|
{
|
|
struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
|
|
return omap_crtc->channel;
|
|
}
|
|
|
|
/* -----------------------------------------------------------------------------
|
|
* DSS Manager Functions
|
|
*/
|
|
|
|
/*
|
|
* Manager-ops, callbacks from output when they need to configure
|
|
* the upstream part of the video pipe.
|
|
*
|
|
* Most of these we can ignore until we add support for command-mode
|
|
* panels.. for video-mode the crtc-helpers already do an adequate
|
|
* job of sequencing the setup of the video pipe in the proper order
|
|
*/
|
|
|
|
/* ovl-mgr-id -> crtc */
|
|
static struct omap_crtc *omap_crtcs[8];
|
|
|
|
/* we can probably ignore these until we support command-mode panels: */
|
|
static int omap_crtc_connect(struct omap_overlay_manager *mgr,
|
|
struct omap_dss_device *dst)
|
|
{
|
|
if (mgr->output)
|
|
return -EINVAL;
|
|
|
|
if ((mgr->supported_outputs & dst->id) == 0)
|
|
return -EINVAL;
|
|
|
|
dst->manager = mgr;
|
|
mgr->output = dst;
|
|
|
|
return 0;
|
|
}
|
|
|
|
static void omap_crtc_disconnect(struct omap_overlay_manager *mgr,
|
|
struct omap_dss_device *dst)
|
|
{
|
|
mgr->output->manager = NULL;
|
|
mgr->output = NULL;
|
|
}
|
|
|
|
static void omap_crtc_start_update(struct omap_overlay_manager *mgr)
|
|
{
|
|
}
|
|
|
|
/* Called only from omap_crtc_setup and suspend/resume handlers. */
|
|
static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
|
|
{
|
|
struct drm_device *dev = crtc->dev;
|
|
struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
|
|
enum omap_channel channel = omap_crtc->channel;
|
|
struct omap_irq_wait *wait;
|
|
u32 framedone_irq, vsync_irq;
|
|
int ret;
|
|
|
|
if (dispc_mgr_is_enabled(channel) == enable)
|
|
return;
|
|
|
|
if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
|
|
/*
|
|
* Digit output produces some sync lost interrupts during the
|
|
* first frame when enabling, so we need to ignore those.
|
|
*/
|
|
omap_crtc->ignore_digit_sync_lost = true;
|
|
}
|
|
|
|
framedone_irq = dispc_mgr_get_framedone_irq(channel);
|
|
vsync_irq = dispc_mgr_get_vsync_irq(channel);
|
|
|
|
if (enable) {
|
|
wait = omap_irq_wait_init(dev, vsync_irq, 1);
|
|
} else {
|
|
/*
|
|
* When we disable the digit output, we need to wait for
|
|
* FRAMEDONE to know that DISPC has finished with the output.
|
|
*
|
|
* OMAP2/3 does not have FRAMEDONE irq for digit output, and in
|
|
* that case we need to use vsync interrupt, and wait for both
|
|
* even and odd frames.
|
|
*/
|
|
|
|
if (framedone_irq)
|
|
wait = omap_irq_wait_init(dev, framedone_irq, 1);
|
|
else
|
|
wait = omap_irq_wait_init(dev, vsync_irq, 2);
|
|
}
|
|
|
|
dispc_mgr_enable(channel, enable);
|
|
|
|
ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
|
|
if (ret) {
|
|
dev_err(dev->dev, "%s: timeout waiting for %s\n",
|
|
omap_crtc->name, enable ? "enable" : "disable");
|
|
}
|
|
|
|
if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
|
|
omap_crtc->ignore_digit_sync_lost = false;
|
|
/* make sure the irq handler sees the value above */
|
|
mb();
|
|
}
|
|
}
|
|
|
|
|
|
static int omap_crtc_enable(struct omap_overlay_manager *mgr)
|
|
{
|
|
struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
|
|
|
|
dispc_mgr_setup(omap_crtc->channel, &omap_crtc->info);
|
|
dispc_mgr_set_timings(omap_crtc->channel,
|
|
&omap_crtc->timings);
|
|
omap_crtc_set_enabled(&omap_crtc->base, true);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static void omap_crtc_disable(struct omap_overlay_manager *mgr)
|
|
{
|
|
struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
|
|
|
|
omap_crtc_set_enabled(&omap_crtc->base, false);
|
|
}
|
|
|
|
static void omap_crtc_set_timings(struct omap_overlay_manager *mgr,
|
|
const struct omap_video_timings *timings)
|
|
{
|
|
struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
|
|
DBG("%s", omap_crtc->name);
|
|
omap_crtc->timings = *timings;
|
|
}
|
|
|
|
static void omap_crtc_set_lcd_config(struct omap_overlay_manager *mgr,
|
|
const struct dss_lcd_mgr_config *config)
|
|
{
|
|
struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
|
|
DBG("%s", omap_crtc->name);
|
|
dispc_mgr_set_lcd_config(omap_crtc->channel, config);
|
|
}
|
|
|
|
static int omap_crtc_register_framedone_handler(
|
|
struct omap_overlay_manager *mgr,
|
|
void (*handler)(void *), void *data)
|
|
{
|
|
return 0;
|
|
}
|
|
|
|
static void omap_crtc_unregister_framedone_handler(
|
|
struct omap_overlay_manager *mgr,
|
|
void (*handler)(void *), void *data)
|
|
{
|
|
}
|
|
|
|
static const struct dss_mgr_ops mgr_ops = {
|
|
.connect = omap_crtc_connect,
|
|
.disconnect = omap_crtc_disconnect,
|
|
.start_update = omap_crtc_start_update,
|
|
.enable = omap_crtc_enable,
|
|
.disable = omap_crtc_disable,
|
|
.set_timings = omap_crtc_set_timings,
|
|
.set_lcd_config = omap_crtc_set_lcd_config,
|
|
.register_framedone_handler = omap_crtc_register_framedone_handler,
|
|
.unregister_framedone_handler = omap_crtc_unregister_framedone_handler,
|
|
};
|
|
|
|
/* -----------------------------------------------------------------------------
|
|
* Setup, Flush and Page Flip
|
|
*/
|
|
|
|
void omap_crtc_cancel_page_flip(struct drm_crtc *crtc, struct drm_file *file)
|
|
{
|
|
struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
|
|
struct drm_device *dev = crtc->dev;
|
|
unsigned long flags;
|
|
|
|
spin_lock_irqsave(&dev->event_lock, flags);
|
|
|
|
/* Only complete events queued for our file handle. */
|
|
if (omap_crtc->flip_event &&
|
|
file == omap_crtc->flip_event->base.file_priv) {
|
|
drm_send_vblank_event(dev, omap_crtc->pipe,
|
|
omap_crtc->flip_event);
|
|
omap_crtc->flip_event = NULL;
|
|
}
|
|
|
|
spin_unlock_irqrestore(&dev->event_lock, flags);
|
|
}
|
|
|
|
/* Must be called with dev->event_lock locked. */
|
|
static void omap_crtc_complete_page_flip(struct drm_crtc *crtc,
|
|
enum omap_page_flip_state state)
|
|
{
|
|
struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
|
|
struct drm_device *dev = crtc->dev;
|
|
|
|
if (omap_crtc->flip_event) {
|
|
drm_send_vblank_event(dev, omap_crtc->pipe,
|
|
omap_crtc->flip_event);
|
|
omap_crtc->flip_event = NULL;
|
|
}
|
|
|
|
omap_crtc->flip_state = state;
|
|
|
|
if (state == OMAP_PAGE_FLIP_IDLE)
|
|
wake_up(&omap_crtc->flip_wait);
|
|
}
|
|
|
|
static bool omap_crtc_page_flip_pending(struct drm_crtc *crtc)
|
|
{
|
|
struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
|
|
struct drm_device *dev = crtc->dev;
|
|
unsigned long flags;
|
|
bool pending;
|
|
|
|
spin_lock_irqsave(&dev->event_lock, flags);
|
|
pending = omap_crtc->flip_state != OMAP_PAGE_FLIP_IDLE;
|
|
spin_unlock_irqrestore(&dev->event_lock, flags);
|
|
|
|
return pending;
|
|
}
|
|
|
|
static void omap_crtc_wait_page_flip(struct drm_crtc *crtc)
|
|
{
|
|
struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
|
|
struct drm_device *dev = crtc->dev;
|
|
bool cancelled = false;
|
|
unsigned long flags;
|
|
|
|
/*
|
|
* If we're still waiting for the GEM async operation to complete just
|
|
* cancel the page flip, as we're holding the CRTC mutex preventing the
|
|
* page flip work handler from queueing the page flip.
|
|
*
|
|
* We can't release the reference to the frame buffer here as the async
|
|
* operation doesn't keep its own reference to the buffer. We'll just
|
|
* let the page flip work queue handle that.
|
|
*/
|
|
spin_lock_irqsave(&dev->event_lock, flags);
|
|
if (omap_crtc->flip_state == OMAP_PAGE_FLIP_WAIT) {
|
|
omap_crtc_complete_page_flip(crtc, OMAP_PAGE_FLIP_CANCELLED);
|
|
cancelled = true;
|
|
}
|
|
spin_unlock_irqrestore(&dev->event_lock, flags);
|
|
|
|
if (cancelled)
|
|
return;
|
|
|
|
if (wait_event_timeout(omap_crtc->flip_wait,
|
|
!omap_crtc_page_flip_pending(crtc),
|
|
msecs_to_jiffies(50)))
|
|
return;
|
|
|
|
dev_warn(crtc->dev->dev, "page flip timeout!\n");
|
|
|
|
spin_lock_irqsave(&dev->event_lock, flags);
|
|
omap_crtc_complete_page_flip(crtc, OMAP_PAGE_FLIP_IDLE);
|
|
spin_unlock_irqrestore(&dev->event_lock, flags);
|
|
}
|
|
|
|
static void omap_crtc_error_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
|
|
{
|
|
struct omap_crtc *omap_crtc =
|
|
container_of(irq, struct omap_crtc, error_irq);
|
|
|
|
if (omap_crtc->ignore_digit_sync_lost) {
|
|
irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
|
|
if (!irqstatus)
|
|
return;
|
|
}
|
|
|
|
DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
|
|
}
|
|
|
|
static void omap_crtc_vblank_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
|
|
{
|
|
struct omap_crtc *omap_crtc =
|
|
container_of(irq, struct omap_crtc, vblank_irq);
|
|
struct drm_device *dev = omap_crtc->base.dev;
|
|
unsigned long flags;
|
|
|
|
if (dispc_mgr_go_busy(omap_crtc->channel))
|
|
return;
|
|
|
|
DBG("%s: apply done", omap_crtc->name);
|
|
__omap_irq_unregister(dev, &omap_crtc->vblank_irq);
|
|
|
|
/* wakeup userspace */
|
|
spin_lock_irqsave(&dev->event_lock, flags);
|
|
omap_crtc_complete_page_flip(&omap_crtc->base, OMAP_PAGE_FLIP_IDLE);
|
|
spin_unlock_irqrestore(&dev->event_lock, flags);
|
|
|
|
complete(&omap_crtc->completion);
|
|
}
|
|
|
|
int omap_crtc_flush(struct drm_crtc *crtc)
|
|
{
|
|
struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
|
|
struct omap_framebuffer_unpin *fb, *next;
|
|
|
|
DBG("%s: GO", omap_crtc->name);
|
|
|
|
WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
|
|
WARN_ON(omap_crtc->vblank_irq.registered);
|
|
|
|
dispc_runtime_get();
|
|
|
|
if (dispc_mgr_is_enabled(omap_crtc->channel)) {
|
|
dispc_mgr_go(omap_crtc->channel);
|
|
omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
|
|
|
|
WARN_ON(!wait_for_completion_timeout(&omap_crtc->completion,
|
|
msecs_to_jiffies(100)));
|
|
reinit_completion(&omap_crtc->completion);
|
|
}
|
|
|
|
dispc_runtime_put();
|
|
|
|
/* Unpin and unreference pending framebuffers. */
|
|
list_for_each_entry_safe(fb, next, &omap_crtc->pending_unpins, list) {
|
|
omap_framebuffer_unpin(fb->fb);
|
|
drm_framebuffer_unreference(fb->fb);
|
|
list_del(&fb->list);
|
|
kfree(fb);
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
|
|
int omap_crtc_queue_unpin(struct drm_crtc *crtc, struct drm_framebuffer *fb)
|
|
{
|
|
struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
|
|
struct omap_framebuffer_unpin *unpin;
|
|
|
|
unpin = kzalloc(sizeof(*unpin), GFP_KERNEL);
|
|
if (!unpin)
|
|
return -ENOMEM;
|
|
|
|
unpin->fb = fb;
|
|
list_add_tail(&unpin->list, &omap_crtc->pending_unpins);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static void omap_crtc_setup(struct drm_crtc *crtc)
|
|
{
|
|
struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
|
|
struct omap_drm_private *priv = crtc->dev->dev_private;
|
|
struct drm_encoder *encoder = NULL;
|
|
unsigned int i;
|
|
|
|
DBG("%s: enabled=%d", omap_crtc->name, omap_crtc->enabled);
|
|
|
|
dispc_runtime_get();
|
|
|
|
for (i = 0; i < priv->num_encoders; i++) {
|
|
if (priv->encoders[i]->crtc == crtc) {
|
|
encoder = priv->encoders[i];
|
|
break;
|
|
}
|
|
}
|
|
|
|
if (omap_crtc->current_encoder && encoder != omap_crtc->current_encoder)
|
|
omap_encoder_set_enabled(omap_crtc->current_encoder, false);
|
|
|
|
omap_crtc->current_encoder = encoder;
|
|
|
|
if (!omap_crtc->enabled) {
|
|
if (encoder)
|
|
omap_encoder_set_enabled(encoder, false);
|
|
} else {
|
|
if (encoder) {
|
|
omap_encoder_set_enabled(encoder, false);
|
|
omap_encoder_update(encoder, omap_crtc->mgr,
|
|
&omap_crtc->timings);
|
|
omap_encoder_set_enabled(encoder, true);
|
|
}
|
|
}
|
|
|
|
dispc_runtime_put();
|
|
}
|
|
|
|
/* -----------------------------------------------------------------------------
|
|
* CRTC Functions
|
|
*/
|
|
|
|
static void omap_crtc_destroy(struct drm_crtc *crtc)
|
|
{
|
|
struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
|
|
|
|
DBG("%s", omap_crtc->name);
|
|
|
|
WARN_ON(omap_crtc->vblank_irq.registered);
|
|
omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);
|
|
|
|
drm_crtc_cleanup(crtc);
|
|
|
|
kfree(omap_crtc);
|
|
}
|
|
|
|
static void omap_crtc_dpms(struct drm_crtc *crtc, int mode)
|
|
{
|
|
struct omap_drm_private *priv = crtc->dev->dev_private;
|
|
struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
|
|
bool enable = (mode == DRM_MODE_DPMS_ON);
|
|
int i;
|
|
|
|
DBG("%s: %d", omap_crtc->name, mode);
|
|
|
|
if (enable == omap_crtc->enabled)
|
|
return;
|
|
|
|
if (!enable) {
|
|
omap_crtc_wait_page_flip(crtc);
|
|
dispc_runtime_get();
|
|
drm_crtc_vblank_off(crtc);
|
|
dispc_runtime_put();
|
|
}
|
|
|
|
/* Enable/disable all planes associated with the CRTC. */
|
|
for (i = 0; i < priv->num_planes; i++) {
|
|
struct drm_plane *plane = priv->planes[i];
|
|
|
|
if (plane->crtc == crtc)
|
|
WARN_ON(omap_plane_set_enable(plane, enable));
|
|
}
|
|
|
|
omap_crtc->enabled = enable;
|
|
|
|
omap_crtc_setup(crtc);
|
|
omap_crtc_flush(crtc);
|
|
|
|
if (enable) {
|
|
dispc_runtime_get();
|
|
drm_crtc_vblank_on(crtc);
|
|
dispc_runtime_put();
|
|
}
|
|
}
|
|
|
|
static bool omap_crtc_mode_fixup(struct drm_crtc *crtc,
|
|
const struct drm_display_mode *mode,
|
|
struct drm_display_mode *adjusted_mode)
|
|
{
|
|
return true;
|
|
}
|
|
|
|
static int omap_crtc_mode_set(struct drm_crtc *crtc,
|
|
struct drm_display_mode *mode,
|
|
struct drm_display_mode *adjusted_mode,
|
|
int x, int y,
|
|
struct drm_framebuffer *old_fb)
|
|
{
|
|
struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
|
|
|
|
mode = adjusted_mode;
|
|
|
|
DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
|
|
omap_crtc->name, mode->base.id, mode->name,
|
|
mode->vrefresh, mode->clock,
|
|
mode->hdisplay, mode->hsync_start,
|
|
mode->hsync_end, mode->htotal,
|
|
mode->vdisplay, mode->vsync_start,
|
|
mode->vsync_end, mode->vtotal,
|
|
mode->type, mode->flags);
|
|
|
|
copy_timings_drm_to_omap(&omap_crtc->timings, mode);
|
|
|
|
/*
|
|
* The primary plane CRTC can be reset if the plane is disabled directly
|
|
* through the universal plane API. Set it again here.
|
|
*/
|
|
crtc->primary->crtc = crtc;
|
|
|
|
return omap_plane_mode_set(crtc->primary, crtc, crtc->primary->fb,
|
|
0, 0, mode->hdisplay, mode->vdisplay,
|
|
x, y, mode->hdisplay, mode->vdisplay);
|
|
}
|
|
|
|
static void omap_crtc_prepare(struct drm_crtc *crtc)
|
|
{
|
|
struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
|
|
DBG("%s", omap_crtc->name);
|
|
omap_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
|
|
}
|
|
|
|
static void omap_crtc_commit(struct drm_crtc *crtc)
|
|
{
|
|
struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
|
|
DBG("%s", omap_crtc->name);
|
|
omap_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
|
|
}
|
|
|
|
static int omap_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
|
|
struct drm_framebuffer *old_fb)
|
|
{
|
|
struct drm_plane *plane = crtc->primary;
|
|
struct drm_display_mode *mode = &crtc->mode;
|
|
int ret;
|
|
|
|
ret = omap_plane_mode_set(plane, crtc, crtc->primary->fb,
|
|
0, 0, mode->hdisplay, mode->vdisplay,
|
|
x, y, mode->hdisplay, mode->vdisplay);
|
|
if (ret < 0)
|
|
return ret;
|
|
|
|
return omap_crtc_flush(crtc);
|
|
}
|
|
|
|
static void page_flip_worker(struct work_struct *work)
|
|
{
|
|
struct omap_crtc *omap_crtc =
|
|
container_of(work, struct omap_crtc, flip_work);
|
|
struct drm_crtc *crtc = &omap_crtc->base;
|
|
struct drm_display_mode *mode = &crtc->mode;
|
|
struct drm_device *dev = crtc->dev;
|
|
struct drm_framebuffer *fb;
|
|
struct drm_gem_object *bo;
|
|
unsigned long flags;
|
|
bool queue_flip;
|
|
|
|
drm_modeset_lock(&crtc->mutex, NULL);
|
|
|
|
spin_lock_irqsave(&dev->event_lock, flags);
|
|
/*
|
|
* The page flip could have been cancelled while waiting for the GEM
|
|
* async operation to complete. Don't queue the flip in that case.
|
|
*/
|
|
if (omap_crtc->flip_state == OMAP_PAGE_FLIP_WAIT) {
|
|
omap_crtc->flip_state = OMAP_PAGE_FLIP_QUEUED;
|
|
queue_flip = true;
|
|
} else {
|
|
omap_crtc->flip_state = OMAP_PAGE_FLIP_IDLE;
|
|
queue_flip = false;
|
|
}
|
|
spin_unlock_irqrestore(&dev->event_lock, flags);
|
|
|
|
fb = crtc->primary->fb;
|
|
|
|
if (queue_flip) {
|
|
omap_plane_mode_set(crtc->primary, crtc, fb,
|
|
0, 0, mode->hdisplay, mode->vdisplay,
|
|
crtc->x, crtc->y, mode->hdisplay,
|
|
mode->vdisplay);
|
|
omap_crtc_flush(crtc);
|
|
}
|
|
|
|
drm_modeset_unlock(&crtc->mutex);
|
|
|
|
bo = omap_framebuffer_bo(fb, 0);
|
|
drm_gem_object_unreference_unlocked(bo);
|
|
drm_framebuffer_unreference(crtc->primary->fb);
|
|
}
|
|
|
|
static void page_flip_cb(void *arg)
|
|
{
|
|
struct drm_crtc *crtc = arg;
|
|
struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
|
|
struct omap_drm_private *priv = crtc->dev->dev_private;
|
|
|
|
/* avoid assumptions about what ctxt we are called from: */
|
|
queue_work(priv->wq, &omap_crtc->flip_work);
|
|
}
|
|
|
|
static int omap_crtc_page_flip(struct drm_crtc *crtc,
|
|
struct drm_framebuffer *fb,
|
|
struct drm_pending_vblank_event *event,
|
|
uint32_t page_flip_flags)
|
|
{
|
|
struct drm_device *dev = crtc->dev;
|
|
struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
|
|
struct drm_plane *primary = crtc->primary;
|
|
struct drm_gem_object *bo;
|
|
unsigned long flags;
|
|
|
|
DBG("%d -> %d (event=%p)", primary->fb ? primary->fb->base.id : -1,
|
|
fb->base.id, event);
|
|
|
|
spin_lock_irqsave(&dev->event_lock, flags);
|
|
|
|
if (omap_crtc->flip_state != OMAP_PAGE_FLIP_IDLE) {
|
|
spin_unlock_irqrestore(&dev->event_lock, flags);
|
|
dev_err(dev->dev, "already a pending flip\n");
|
|
return -EBUSY;
|
|
}
|
|
|
|
omap_crtc->flip_event = event;
|
|
omap_crtc->flip_state = OMAP_PAGE_FLIP_WAIT;
|
|
primary->fb = fb;
|
|
drm_framebuffer_reference(fb);
|
|
|
|
spin_unlock_irqrestore(&dev->event_lock, flags);
|
|
|
|
/*
|
|
* Hold a reference temporarily until the crtc is updated
|
|
* and takes the reference to the bo. This avoids it
|
|
* getting freed from under us:
|
|
*/
|
|
bo = omap_framebuffer_bo(fb, 0);
|
|
drm_gem_object_reference(bo);
|
|
|
|
omap_gem_op_async(bo, OMAP_GEM_READ, page_flip_cb, crtc);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int omap_crtc_set_property(struct drm_crtc *crtc,
|
|
struct drm_property *property, uint64_t val)
|
|
{
|
|
if (property == crtc->dev->mode_config.rotation_property) {
|
|
crtc->invert_dimensions =
|
|
!!(val & ((1LL << DRM_ROTATE_90) | (1LL << DRM_ROTATE_270)));
|
|
}
|
|
|
|
return omap_plane_set_property(crtc->primary, property, val);
|
|
}
|
|
|
|
static const struct drm_crtc_funcs omap_crtc_funcs = {
|
|
.set_config = drm_crtc_helper_set_config,
|
|
.destroy = omap_crtc_destroy,
|
|
.page_flip = omap_crtc_page_flip,
|
|
.set_property = omap_crtc_set_property,
|
|
};
|
|
|
|
static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
|
|
.dpms = omap_crtc_dpms,
|
|
.mode_fixup = omap_crtc_mode_fixup,
|
|
.mode_set = omap_crtc_mode_set,
|
|
.prepare = omap_crtc_prepare,
|
|
.commit = omap_crtc_commit,
|
|
.mode_set_base = omap_crtc_mode_set_base,
|
|
};
|
|
|
|
/* -----------------------------------------------------------------------------
|
|
* Init and Cleanup
|
|
*/
|
|
|
|
static const char *channel_names[] = {
|
|
[OMAP_DSS_CHANNEL_LCD] = "lcd",
|
|
[OMAP_DSS_CHANNEL_DIGIT] = "tv",
|
|
[OMAP_DSS_CHANNEL_LCD2] = "lcd2",
|
|
[OMAP_DSS_CHANNEL_LCD3] = "lcd3",
|
|
};
|
|
|
|
void omap_crtc_pre_init(void)
|
|
{
|
|
dss_install_mgr_ops(&mgr_ops);
|
|
}
|
|
|
|
void omap_crtc_pre_uninit(void)
|
|
{
|
|
dss_uninstall_mgr_ops();
|
|
}
|
|
|
|
/* initialize crtc */
|
|
struct drm_crtc *omap_crtc_init(struct drm_device *dev,
|
|
struct drm_plane *plane, enum omap_channel channel, int id)
|
|
{
|
|
struct drm_crtc *crtc = NULL;
|
|
struct omap_crtc *omap_crtc;
|
|
struct omap_overlay_manager_info *info;
|
|
int ret;
|
|
|
|
DBG("%s", channel_names[channel]);
|
|
|
|
omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
|
|
if (!omap_crtc)
|
|
return NULL;
|
|
|
|
crtc = &omap_crtc->base;
|
|
|
|
INIT_WORK(&omap_crtc->flip_work, page_flip_worker);
|
|
init_waitqueue_head(&omap_crtc->flip_wait);
|
|
|
|
INIT_LIST_HEAD(&omap_crtc->pending_unpins);
|
|
|
|
init_completion(&omap_crtc->completion);
|
|
|
|
omap_crtc->channel = channel;
|
|
omap_crtc->name = channel_names[channel];
|
|
omap_crtc->pipe = id;
|
|
|
|
omap_crtc->vblank_irq.irqmask = pipe2vbl(crtc);
|
|
omap_crtc->vblank_irq.irq = omap_crtc_vblank_irq;
|
|
|
|
omap_crtc->error_irq.irqmask =
|
|
dispc_mgr_get_sync_lost_irq(channel);
|
|
omap_crtc->error_irq.irq = omap_crtc_error_irq;
|
|
omap_irq_register(dev, &omap_crtc->error_irq);
|
|
|
|
/* temporary: */
|
|
omap_crtc->mgr = omap_dss_get_overlay_manager(channel);
|
|
|
|
/* TODO: fix hard-coded setup.. add properties! */
|
|
info = &omap_crtc->info;
|
|
info->default_color = 0x00000000;
|
|
info->trans_key = 0x00000000;
|
|
info->trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
|
|
info->trans_enabled = false;
|
|
|
|
ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
|
|
&omap_crtc_funcs);
|
|
if (ret < 0) {
|
|
kfree(omap_crtc);
|
|
return NULL;
|
|
}
|
|
|
|
drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
|
|
|
|
omap_plane_install_properties(crtc->primary, &crtc->base);
|
|
|
|
omap_crtcs[channel] = omap_crtc;
|
|
|
|
return crtc;
|
|
}
|